

## DS2141A T1 Controller

#### www.dalsemi.com

#### **FEATURES**

- DS1/ISDN-PRI framing transceiver
- Frames to D4, ESF, and SLC-96 formats
- Parallel control port
- Onboard, dual two-frame elastic store slip buffers
- Extracts and inserts robbed-bit signaling
- Programmable output clocks
- Onboard FDL support circuitry
- 5V supply; low-power CMOS
- Available in 40-pin DIP and 44-pin PLCC (DS2141Q)
- Compatible with DS2186 Transmit Line Interface, DS2187 Receive Line Interface, DS2188 Jitter Attenuator, DS2290 T1 Isolation Stik, and DS2291 T1 Long Loop Stik

#### **PIN ASSIGNMENT**



#### DESCRIPTION

The DS2141A is a comprehensive, software-driven T1 framer. It is meant to act as a slave or coprocessor to a microcontroller or microprocessor. Quick access via the parallel control port allows a single micro to handle many T1 lines. The DS2141A is very flexible and can be configured into numerous orientations via software. The software orientation of the device allows the user to modify their design to conform to future T1 specification changes. The controller contains a set of 62 8-bit internal registers which the user can access. These internal registers are used to configure the device and obtain information from the T1

1 of 39 112099

link. The device fully meets all of the latest T1 specifications including ANSI T1.403-1989, AT&T TR 62411 (12-90), and CCITT G.704 and G.706.

#### 1.0 INTRODUCTION

The DS2141A T1 Controller has four main sections: the receive side, the transmit side, the line interface controller, and the parallel control port. See the block diagram below. On the receive side, the device will clock in the serial T1 stream via the RPOS and RNEG pins. The synchronizer will locate the frame and multiframe patterns and establish their respective positions. This information will be used by the rest of the receive side circuitry.

The DS2141A is an "off-line" framer, which means that all of the T1 serial stream that goes into the device will come out of it unchanged. Once the T1 data has been framed to, the robbed-bit signaling data and FDL can be extracted. The 2-frame elastic stores can either be enabled or bypassed.

The transmit side clocks in the unframed T1 stream at TSER and adds in the framing pattern, the robbed-bit signaling, and the FDL. The line interface control port will update line interface devices that contain a serial port. The parallel control port contains a multiplexed address and data structure which can be connected to either a microcontroller or microprocessor.

#### **DS2141A BLOCK DIAGRAM**



#### **DS2141A FEATURES**

- Parallel control port
- Large error counters
- Onboard dual 2-frame elastic store
- FDL support circuitry
- Robbed-bit signaling extraction and insertion
- Programmable output clocks
- Fully independent transmit and receive sections
- Frame sync generation
- Error-tolerant yellow and blue alarm detection
- Output pin test mode
- Payload loopback capability
- SLC-96 support
- Remote loop up/down code detection
- Loss of transmit clock detection
- Loss of receive clock detection
- 1's density violation detection

#### **PIN DESCRIPTION** Table 1

| FIN DESCRIPTION Table I |                                                            |      |                                                                                                                                                                             |  |  |  |  |
|-------------------------|------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN                     | SYMBOL                                                     | TYPE | DESCRIPTION                                                                                                                                                                 |  |  |  |  |
| 1                       | TCLK                                                       | I    | <b>Transmit Clock.</b> 1.544 MHz primary clock.                                                                                                                             |  |  |  |  |
| 2                       | TSER                                                       | I    | Transmit Serial Data. Transmit NRZ serial data, sampled on the                                                                                                              |  |  |  |  |
|                         |                                                            |      | falling edge of TCLK.                                                                                                                                                       |  |  |  |  |
| 3                       | TCHCLK                                                     | О    | <b>Transmit Channel Clock.</b> 192 kHz clock which pulses high during                                                                                                       |  |  |  |  |
|                         | 1                                                          |      | the LSB of each channel. Useful for parallel-to-serial conversion of                                                                                                        |  |  |  |  |
|                         |                                                            |      | channel data, locating robbed-bit signaling bits, and for blocking                                                                                                          |  |  |  |  |
|                         |                                                            |      | clocks in DDS applications. See Section 13 for timing details.                                                                                                              |  |  |  |  |
| 4                       | TPOS                                                       | О    | <b>Transmit Bipolar Data.</b> Updated on rising edge of TCLK.                                                                                                               |  |  |  |  |
| 5                       | TNEG                                                       |      | Address/Data Bus. An 8-bit multiplexed address/data bus.  Bus Type Select. Strap high to select Motorola bus timing; strap                                                  |  |  |  |  |
| 6-13                    | AD0-AD7                                                    | I/O  | •                                                                                                                                                                           |  |  |  |  |
| 14                      | BTS                                                        | I    |                                                                                                                                                                             |  |  |  |  |
|                         | 1                                                          |      | low to select Intel bus timing. This pin controls the function of                                                                                                           |  |  |  |  |
|                         | 1                                                          |      | $\overline{RD}$ (DS), ALE(AS), and $\overline{WR}$ (R/ $\overline{W}$ ) pins. If BTS=1, then these pins                                                                     |  |  |  |  |
|                         |                                                            |      | assume the function listed in parentheses ().                                                                                                                               |  |  |  |  |
| 15                      | RD (DS)                                                    | I    | Read Input (Data Strobe).                                                                                                                                                   |  |  |  |  |
| 16                      | CS                                                         | I    | Chip Select. Must be low to read or write the port.                                                                                                                         |  |  |  |  |
| 17                      | ALE(AS)                                                    | I    | Address Latch Enable (Address Strobe). A positive-going edge                                                                                                                |  |  |  |  |
|                         |                                                            |      | Read Input (Data Strobe).  Chip Select. Must be low to read or write the port.  Address Latch Enable (Address Strobe). A positive-going edge serves to demultiplex the bus. |  |  |  |  |
| 18                      | $\overline{\mathrm{WR}}(\mathrm{R}/\overline{\mathrm{W}})$ | I    | Write Input (Read/Write).                                                                                                                                                   |  |  |  |  |
| 19                      | RLINK                                                      | О    | Receive Link Data. Updated with either FDL data (ESF) or Fs-bits                                                                                                            |  |  |  |  |
|                         | 1                                                          |      | (D4) or Z-bits (ZBTSI) one RCLK before the start of a frame. See                                                                                                            |  |  |  |  |
|                         |                                                            |      | Section 13 for timing details.                                                                                                                                              |  |  |  |  |
| 20                      | VSS                                                        | -    | Signal Ground. 0.0 volts.                                                                                                                                                   |  |  |  |  |
| 21                      | RLCLK                                                      | О    | <b>Receive Link Clock.</b> 192 kHz clock which pulses high during the                                                                                                       |  |  |  |  |
|                         | 1                                                          |      | LSB of each channel. Useful for parallel-to-serial conversion of                                                                                                            |  |  |  |  |
|                         | 1                                                          |      | channel data, locating robbed-bit signaling bits, and for blocking                                                                                                          |  |  |  |  |
|                         |                                                            |      | clocks in DDS applications. See Section 13 for timing details.                                                                                                              |  |  |  |  |
| 22                      | RCLK                                                       | I    | Receive Clock. 1.544 MHz primary clock.                                                                                                                                     |  |  |  |  |

| PIN | SYMBOL     | TYPE     | DESCRIPTION                                                                                                                        |
|-----|------------|----------|------------------------------------------------------------------------------------------------------------------------------------|
| 23  | RCHCLK     | О        | Receive Channel Clock. 192 kHz clock which pulses high during                                                                      |
|     |            |          | the LSB of each channel. Useful for parallel-to-serial conversion of                                                               |
|     |            |          | channel data, locating robbed-bit signaling bits, and for blocking                                                                 |
|     |            |          | clocks in DDS applications. See Section 13 for timing details.                                                                     |
| 24  | RSER       | О        | Receive Serial Data. Received NRZ serial data; updated on rising                                                                   |
|     |            |          | edges of RCLK.                                                                                                                     |
| 25  | RSYNC      | I/O      | <b>Receive Sync.</b> An extracted pulse, one RCLK wide, is output at this                                                          |
|     |            |          | pin which identifies either frame (RCR2.4=0) or multiframe                                                                         |
|     |            |          | boundaries (RCR2.4=1). If set to output frame boundaries, then via                                                                 |
|     |            |          | RCR2.5, RSYNC can also be set to output double-wide pulses on                                                                      |
|     |            |          | signaling frames. If the elastic store is enabled via the CCR1.2, then                                                             |
|     |            |          | this pin can be enabled to be an input via RCR2.3 at which a frame                                                                 |
|     |            | _        | boundary pulse is applied. See Section 13 for timing details.                                                                      |
| 26  | RPOS       | I        | Receive Bipolar Data Inputs. Sampled on falling edge of RCLK.                                                                      |
| 27  | RNEG       |          | Tie together to receive NRZ data and disable bipolar violation                                                                     |
| 20  | CTIC CT II | <b>.</b> | monitoring circuitry.                                                                                                              |
| 28  | SYSCLK     | I        | System Clock. 1.544 MHz or 2.048 MHz clock. Only used when                                                                         |
|     |            |          | the elastic store function is enabled via the CCR. Should be tied low                                                              |
| 20  | II CDI     | 0        | in applications that do not use the elastic store.                                                                                 |
| 29  | LI_SDI     | О        | Serial Port Data for the Line Interface. Connects directly to the                                                                  |
| 20  | I I CI IZ  | 0        | SDI input pin on the line interface.                                                                                               |
| 30  | LI_CLK     | О        | Serial Port Clock for the Line Interface. Connects directly to the                                                                 |
| 31  |            | O        | SCLK input pin on the line interface.                                                                                              |
| 31  | LI_CS      |          | Serial Port Chip Select for the Line Interface. Connects directly                                                                  |
| 32  | RCHBLK     | О        | to the CS input pin on the line interface.                                                                                         |
| 33  | TCHBLK     |          | <b>Receive/Transmit Channel Block.</b> A user-programmable output that can be forced high or low during any of the 24 T1 channels. |
| 33  | ICIIDLK    |          | Useful for blocking clocks to a serial UART or LAPD controller in                                                                  |
|     |            |          | application where not all T1 channels are used such as Fractional                                                                  |
|     |            |          | T1, 384K bps service, 768K bps, or ISDN-PRI. Also useful for                                                                       |
|     |            |          | locating individual channels in drop-and-insert applications. See                                                                  |
|     |            |          | Section 13 for timing details.                                                                                                     |
| 34  | RLOS/LOTC  | O        | Receive Loss of Sync/Loss of Transmit Clock. A dual function                                                                       |
|     |            |          | output. If CCR1.6=0, then this pin will toggle high when the                                                                       |
|     |            |          | synchronizer is searching for the T1 frame and multiframe. If                                                                      |
|     |            |          | CCR1.6=1, then this pin will toggle high when the TCLK pin has                                                                     |
|     |            |          | not been toggled for 5 ms.                                                                                                         |
| 35  | INT2       | О        | Receive Alarm Interrupt 2. Flags host controller during conditions                                                                 |
|     |            |          | defined in Status Register 2. Active low, open drain output.                                                                       |
| 36  | INT1       | О        | Receive Alarm Interrupt 1. Flags host controller during alarm                                                                      |
|     |            |          | conditions defined in Status Register 1. Active low, open drain                                                                    |
|     |            |          | output.                                                                                                                            |
| 37  | TLCLK      | О        | Transmit Link Clock. 4 kHz or 2 kHz (ZBTSI) demand clock for                                                                       |
|     |            |          | the TLINK input. See Section 13 for timing details.                                                                                |

| PIN | SYMBOL | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38  | TLINK  | I    | <b>Transmit Link Data.</b> If enabled via TCR1.2, this pin will be sampled during the F-bit time on the falling edge of TCLK for data insertion into either the FDL stream (ESF) or the Fs-bit position (D4) or the Z-bit position (ZBTSI). See Section 13 for timing details.                                                                                                                  |
| 39  | TSYNC  | I/O  | <b>Transmit Sync.</b> A pulse at this pin will establish either frame or multiframe boundaries for the DS2141A. Via TCR2.2, the DS2141A can be programmed to output either a frame or multiframe pulse at this pin. If this pin is set to output pulses at frame boundaries, it can also be set via TCR2.4 to output double-wide pulses at signaling frames. See Section 13 for timing details. |
| 40  | VDD    | -    | Positive Supply. 5.0 volts.                                                                                                                                                                                                                                                                                                                                                                     |

#### **DS2141A REGISTER MAP**

| ADDRESS | R/W    | REGISTER NAME                   |
|---------|--------|---------------------------------|
| 20      | R/W    | Status Register 1               |
| 21      | R/W    | Status Register 2               |
| 22      | R/W    | Receive Information             |
| 22      | IX/ VV |                                 |
| 23      | R      | Register  Dinalar Wielstier/ESE |
| 23      | K      | Bipolar Violation/ESF           |
|         |        | Error Event Count               |
| 2.4     |        | Register 1                      |
| 24      | R      | Bipolar Violation/ESF           |
|         |        | Error Event Count               |
|         |        | Register 2                      |
| 25      | R      | CRC6 Count Register 1           |
| 26      | R      | CRC6 Count Register 2           |
| 27      | R      | Frame Error Count               |
|         |        | Register                        |
| 28      | R      | Receive FDL Register            |
| 29      | R/W    | Receive FDL Match               |
|         |        | Register 1                      |
| 2A      | R/W    | Receive FDL Match               |
|         |        | Register 2                      |
| 2B      | R/W    | Receive Control Register        |
|         |        | 1                               |
| 2C      | R/W    | Receive Control Register        |
|         |        | 2                               |
| 2D      | R/W    | Receive Mark Register 1         |
| 2E      | R/W    | Receive Mark Register 2         |
| 2F      | R/W    | Receive Mark Register 3         |
| 30      |        | Not Assigned                    |
| 31      |        | Not Assigned                    |
| 32      | R/W    | Transmit Channel                |
|         |        | Blocking Register 1             |
| 33      | R/W    | Transmit Channel                |
|         |        | Blocking Register 2             |
|         |        | 2100111115 110510101 2          |

| ADDRESS | R/W | REGISTER NAME            |
|---------|-----|--------------------------|
| 34      | R/W | Transmit Channel         |
|         |     | Blocking Register 3      |
| 35      | R/W | Transmit Control         |
|         |     | Register 1               |
| 36      | R/W | Transmit Control         |
|         |     | Register 2               |
| 37      | R/W | Common Control           |
|         |     | Register 1               |
| 38      | R/W | Common Control           |
|         |     | Register 2               |
| 39      | R/W | Transmit Transparency    |
|         |     | Register 1               |
| 3A      | R/W | Transmit Transparency    |
|         |     | Register 2               |
| 3B      | R/W | Transmit Transparency    |
|         |     | Register 3               |
| 3C      | R/W | Transmit Idle Register 1 |
| 3D      | R/W | Transmit Idle Register 2 |
| 3E      | R/W | Transmit Idle Register 3 |
| 3F      | R/W | Transmit Idle Definition |
|         |     | Register                 |
| 60      | R   | Receive Signaling        |
|         |     | Register 1               |
| 61      | R   | Receive Signaling        |
|         |     | Register 2               |
| 62      | R   | Receive Signaling        |
|         |     | Register 3               |
| 63      | R   | Receive Signaling        |
|         |     | Register 4               |
| 64      | R   | Receive Signaling        |
|         |     | Register 5               |

| ADDRESS | R/W | REGISTER NAME             |
|---------|-----|---------------------------|
| 65      | R   | Receive Signaling         |
|         |     | Register 6                |
| 66      | R   | Receive Signaling         |
|         |     | Register 7                |
| 67      | R   | Receive Signaling         |
|         |     | Register 8                |
| 68      | R   | Receive Signaling         |
|         |     | Register 9                |
| 69      | R   | Receive Signaling         |
|         |     | Register 10               |
| 6A      | R   | Receive Signaling         |
|         |     | Register 11               |
| 6B      | R   | Receive Signaling         |
|         |     | Register 12               |
| 6C      | R/W | Receive Channel           |
|         |     | Blocking Register 1       |
| 6D      | R/W | Receive Channel           |
|         |     | Blocking Register 2       |
| 6E      | R/W | Receive Channel           |
|         |     | Blocking Register 3       |
| 6F      | R/W | Interrupt Mask Register 2 |
| 70      | R/W | Transmit Signaling        |
|         |     | Register 1                |
| 71      | R/W | Transmit Signaling        |
|         |     | Register 2                |
| 72      | R/W | Transmit Signaling        |
|         |     | Register 3                |

| ADDRESS | R/W | REGISTER NAME             |
|---------|-----|---------------------------|
| 73      | R/W | Transmit Signaling        |
|         |     | Register 4                |
| 74      | R/W | Transmit Signaling        |
|         |     | Register 5                |
| 75      | R/W | Transmit Signaling        |
|         |     | Register 6                |
| 76      | R/W | Transmit Signaling        |
|         |     | Register 7                |
| 77      | R/W | Transmit Signaling        |
|         |     | Register 8                |
| 78      | R/W | Transmit Signaling        |
|         |     | Register 9                |
| 79      | R/W | Transmit Signaling        |
|         |     | Register 10               |
| 7A      | R/W | Transmit Signaling        |
|         |     | Register 11               |
| 7B      | R/W | Transmit Signaling        |
|         |     | Register 12               |
| 7C      | R/W | LI Control Register Byte  |
|         |     | 1                         |
| 7D      | R/W | LI Control Register Byte  |
|         |     | 2                         |
| 7E      | R/W | Transmit FDL Register     |
| 7F      | R/W | Interrupt Mask Register 1 |

Note: All values indicated within the Address column are hexadecimal.

#### 2.0 PARALLEL PORT

The DS2141A is controlled via a multiplexed bidirectional address/data bus by an external microcontroller or microprocessor. The DS2141A can operate with either Intel or Motorola bus timing configurations. If the BTS pin is tied low, Intel timing will be selected; if tied high, Motorola timing will be selected. All Motorola bus signals are listed in parentheses (). See the timing diagrams in the AC Electrical Characteristics for more details. The multiplexed bus on the DS2141A saves pins because the address information and data information share the same signal paths. The addresses are presented to the pins in the first portion of the bus cycle and data will be transferred on the pins during second portion of the bus cycle. Addresses must be valid prior to the falling edge of ALE(AS), at which time the DS2141A latches the address from the AD0 to AD7 pins. Valid write data must be present and held stable during the later portion of the DS or WR pulses. In a read cycle, the DS2141A outputs a byte of data during the latter portion of the DS or RD pulses. The read cycle is terminated and the bus returns to a high impedance state as RD transitions high in Intel timing or as DS transitions low in Motorola timing.

#### 3.0 CONTROL REGISTERS

The operation of the DS2141A is configured via a set of six registers. Typically, the control registers are only accessed when the system is first powered up. Once, the DS2141A has been initialized, the control registers will only need to be accessed when there is a change in the system configuration. There are two Receive Control Registers (RCR1 and RCR2), two Transmit Control Registers (TCR1 and TCR2), and two Common Control Registers (CCR1 and CCR2). Each of the six registers is described below.

RCR1: RECEIVE CONTROL REGISTER 1 (2Bh)

| (MSB) |     |      |      |       |       |       | (LSB)  |
|-------|-----|------|------|-------|-------|-------|--------|
| _     | ARC | OOF1 | OOF2 | SYNCC | SYNCT | SYNCE | RESYNC |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                 |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | RCR1.7   | <b>Not Assigned.</b> Should be set to 0 when written to.                                                                                                                                                             |
| ARC    | RCR1.6   | Auto Resync Criteria. 0=Resync on OOF or RCL event. 1=Resync on OOF only.                                                                                                                                            |
| OOF1   | RCR1.5   | Out Of Frame Select 1.<br>0=2/4 frame bits in error.<br>1=2/5 frame bits in error.                                                                                                                                   |
| OOF2   | RCR1.4   | Out Of Frame Select 2.<br>0=follow RCR1.5.<br>1=2/6 frame bits in error.                                                                                                                                             |
| SYNCC  | RCR1.3   | Sync Criteria. In D4 Framing Mode. 0=search for Ft pattern, then search for Fs pattern. 1=cross couple Ft and Fs pattern. In ESF Framing Mode. 0=search for FPS pattern only. 1=search for FPS and verify with CRC6. |
| SYNCT  | RCR1.2   | Sync Time. 0=qualify 10 bits. 1=qualify 24 bits.                                                                                                                                                                     |
| SYNCE  | RCR1.1   | Sync Enable. 0=auto resync enabled. 1=auto resync disabled.                                                                                                                                                          |
| RESYNC | RCR1.0   | <b>Resync.</b> When toggled from low to high, a resync is initiated. Must be cleared and set again for a subsequent resync.                                                                                          |

# RCR2: RECEIVE CONTROL REGISTER 2 (2Ch)

| (MSB) |        |      |     |      |       |      | (LSB)  |
|-------|--------|------|-----|------|-------|------|--------|
| RCS   | RZBTSI | RSDW | RSM | RSIO | RD4YM | FSRE | BPVCRS |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                 |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCS    | RCR2.7   | Receive Code Select. 0=idle code (7F Hex). 1=digital milliwatt code (1E/0B/0B/1E/9E/8B/8B/9E Hex).                                                                                   |
| RZBTSI | RCR2.6   | Receive Side ZBTSI Enable. 0=ZBTSI disabled. 1=ZBTSI enabled.                                                                                                                        |
| RSDW   | RCR2.5   | RSYNC Double-Wide. 0=do not pulse double-wide in signaling frames. 1=do pulse double-wide in signaling frames. (note: this bit must be set to 0 when RCR2.4 = 1 or when RCR2.3 = 1). |
| RSM    | RCR2.4   | RSYNC Mode Select. 0=frame mode (see the timing in Section 13). 1=multiframe mode (see the timing in Section 13).                                                                    |
| RSIO   | RCR2.3   | RSYNC I/O Select. 0=RSYNC is an output. 1=RSYNC is an input (only valid if elastic store enabled). (note: this bit must be set to 0 when CCR1.2 = 0).                                |
| RD4YM  | RCR2.2   | Receive Side D4 Yellow Alarm Select.<br>0=0 in bit 2 of all channels.<br>1=a 1 in the S-bit position of frame 12.                                                                    |
| FSBE   | RCR2.1   | Fs-Bit Error Report Enable. 0=do not report bit errors in the Fs-bit position in FECR. 1=report bit errors in the Fs-bit position in FECR.                                           |
| BPVCRS | RCR2.0   | BPVCRS Function Select. 0=counts bipolar violations. 1=counts ESF error events (CRC6 OR 'ed with RLOS).                                                                              |

TCR1: TRANSMIT CONTROL REGISTER 1 (35h)

| (MSB) |      |      |      |      |       |     | (LSB) |   |
|-------|------|------|------|------|-------|-----|-------|---|
| ODF   | TFPT | TCPT | RBSE | GB7S | TLINK | TBL | TYFL  | Ī |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                                                                                       |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ODF    | TCR1.7   | Output Data Format. 0=bipolar data at TPOS and TNEG. 1=NRZ data at TPOS; TNEG = 0.                                                                                                                                                                                                         |
| TFPT   | TCR1.6   | Transmit Framing Pass Through.  0=Ft or FPS bits sourced internally.  1=Ft or FPS bits sampled at TSER during F-bit time.                                                                                                                                                                  |
| ТСРТ   | TCR1.5   | Transmit CRC Pass Through. 0=source CRC6 bits internally. 1=CRC6 bits sampled at TSER during F-bit time.                                                                                                                                                                                   |
| RBSE   | TCR1.4   | Robbed Bit Signaling Enable. 0=no signaling is inserted in any channel. 1=signaling is inserted in all channels (the TTR registers can be                                                                                                                                                  |
| GB7S   | TCR1.3   | used to block insertion on a channel by channel basis).  Global Bit 7 Stuffing.  0=allow the TTR registers to determine which channels containing all zeros are to be bit 7 stuffed.  1=force bit 7 stuffing in all zero byte channels regardless of how the TTR registers are programmed. |
| TLINK  | TCR1.2   | TLINK Select. 0=source FDL or Fs bits from TFDL register. 1=source FDL or Fs bits from the TLINK pin.                                                                                                                                                                                      |
| TBL    | TCR1.1   | Transmit Blue Alarm. 0=transmit data normally. 1=transmit an unframed all 1's code at TPOS and TNEG.                                                                                                                                                                                       |
| TYEL   | TCR1.0   | Transmit Yellow Alarm. 0=do not transmit yellow alarm. 1=transmit yellow alarm.                                                                                                                                                                                                            |

# TCR2: TRANSMIT CONTROL REGISTER 2 (36h)

| (MSB) |        |        |      |     |      |       | (LSB) |
|-------|--------|--------|------|-----|------|-------|-------|
| TESTM | TESTIO | TZBTSI | TSDW | TSM | TSIO | TD4YM | B7ZS  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                  |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TESTM  | TCR2.7   | <b>Test Mode Select.</b> Set this bit to a 1 to force all outputs (including I/O pins) either high (TCR2.6 = 1) or low (TCR2.6 = 0).                                                  |
| TESTIO | TCR2.6   | Test I/O Pins. 0=force all output (and I/O) pins to a logic 0. 1=force all output (and I/O) pins to a logic 1.                                                                        |
| TZBTSI | TCR2.5   | Transmit Side ZBTSI Enable. 0=ZBTSI disabled. 1=ZBTSI enabled.                                                                                                                        |
| TSDW   | TCR2.4   | TSYNC Double-Wide. 0=do not pulse double-wide in signaling frames. 1=do pulse double-wide in signaling frames. (note: this bit must be set to 0 when TCR 2.3 = 1 or when TCR2.2 = 0). |
| TSM    | TCR2.3   | TSYNC Mode Select. 0=frame mode (see the timing in Section 13). 1=multiframe mode (see the timing in Section 13).                                                                     |
| TSIO   | TCR2.2   | TSYNC I/O Select. 0=TSYNC is an input. 1=TSYNC is an output.                                                                                                                          |
| TD4YM  | TCR2.1   | Transmit Side D4 Yellow Alarm Select.<br>0=0s in bit 2 of all channels.<br>1=a 1 in the S-bit position of frame 12.                                                                   |
| B7ZS   | TCR2.0   | Bit 7 Zero Suppression Enable. 0=no stuffing occurs. 1=Bit 7 forced to a 1 in channels with all 0s.                                                                                   |

## **CCR1: COMMON CONTROL REGISTER 1 (37h)**

| (MSB) |      |      |   |       |      |     |     |   |
|-------|------|------|---|-------|------|-----|-----|---|
| TESE  | P34F | RSAO | _ | SCLKM | RESE | PLB | LLB | Ī |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                        |
|--------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| TESE   | CCR1.7   | Transmit Elastic Store Enable. 0=elastic store is bypassed. 1=elastic store is enabled.                                     |
| P34F   | CCR1.6   | Function of Pin 34.  0=Receive Loss of Sync (RLOS).  1=Loss of Transmit Clock (LOTC).                                       |
| RSAO   | CCR1.5   | Receive Signaling All 1's. 0=allow robbed signaling bits to appear at RSER. 1=force all robbed signaling bits at RSER to 1. |
| -      | CCR1.4   | <b>Not Assigned.</b> Should be set to 0 when written to.                                                                    |
| SCLKM  | CCR1.3   | SYSCLK Mode Select.<br>0=if SYSCLK is 1.544 MHz.<br>1=if SYSCLK is 2.048 MHz.                                               |
| RESE   | CCR1.2   | Receive Elastic Store Enable.  0=elastic store is bypassed.  1=elastic store is enabled.                                    |
| PLB    | CCR1.1   | Payload Loopback. 0=loopback disabled. 1=loopback enabled.                                                                  |
| LLB    | CCR1.0   | Local Loopback. 0=loopback disabled. 1=loopback enabled.                                                                    |

#### PAYLOAD LOOPBACK

When CCR1.1 is set to a 1, the DS2141A will be forced into Payload LoopBack (PLB). Normally, this loopback is only enabled when ESF framing is being performed. In a PLB situation, the DS2141A will loop the 192 bits of payload data (with BPVs corrected) from the receive section back to the transmit section. The FPS framing pattern, CRC6 calculation, and the FDL bits are not looped back, they are reinserted by the DS2141A. When PLB is enabled, the following will occur:

- 1. Data will be transmitted from the TPOS and TNEG pins synchronous with RCLK instead of TCLK.
- 2. All of the receive side signals will continue to operate normally.
- 3. The TCHCLK and TCHBLK signals are forced low.
- 4. Data at the TSER pin is ignored.
- 5. The TLCLK signal will become synchronous with RCLK instead of TCLK.

(T CD)

#### LOCAL LOOPBACK

When CCR1.0 is set to a 1, the DS2141A will enter a Local LoopBack (LLB) mode. This loopback is useful in testing and debugging applications. In LLB, the DS2141A will loop data from the transmit side back to the receive side. This loopback is synonymous with replacing the RCLK input with the TCLK signal, and the RPOS/RNEG inputs with the TPOS/TNEG outputs. When LLB is enabled, the following will occur:

- 1. The TPOS and TNEG pins will transmit an unframed all 1's.
- 2. Data at RPOS and RNEG will be ignored.
- 3. All receive side signals will take on timing synchronous with TCLK instead of RCLK.

#### CCR1: COMMON CONTROL REGISTER 2 (38h)

| (MSB)            |       |        |              |          |       |        | (LSB) |  |  |  |
|------------------|-------|--------|--------------|----------|-------|--------|-------|--|--|--|
| TFM              | TB8ZS | TSLC96 | TFDL         | RFM      | RB8ZS | RSLC96 | RFDL  |  |  |  |
|                  |       |        |              |          |       |        |       |  |  |  |
| CVA/DOL DOCITION |       |        | NIANZES ANTE | DECODING | CION  |        |       |  |  |  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                |
|--------|----------|-------------------------------------------------------------------------------------|
| TFM    | CCR2.7   | Transmit Frame Mode Select. 0=D4 framing mode. 1=ESF framing mode.                  |
| TB8ZS  | CCR2.6   | Transmit B8ZS Enable. 0=B8ZS disabled. 1=B8ZS enabled.                              |
| TSLC96 | CCR2.5   | Transmit SLC-96/Fs Bit Insertion Enable. 0=SLC-96 disabled. 1=SLC-96 enabled.       |
| TFDL   | CCR2.4   | Transmit Zero Stuffer Enable. 0=zero stuffer disabled. 1=zero stuffer enabled.      |
| RFM    | CCR2.3   | Receive Frame Mode Select. 0=D4 framing mode. 1=ESF framing mode.                   |
| RB8ZS  | CCR2.2   | Receive B8ZS Enable. 0=B8ZS disabled. 1=B8ZS enabled.                               |
| RSLC96 | CCR2.1   | Receive SLC-96 Enable. 0=SLC-96 disabled. 1=SLC-96 enabled.                         |
| RFDL   | CCR2.0   | Receive Zero Destuffer Enable. 0=zero destuffer disabled. 1=zero destuffer enabled. |

#### 4.0 STATUS AND INFORMATION REGISTERS

There is a set of three registers that contain information on the current real time status of the DS2141A: Status Register 1 (SR1), Status Register 2 (SR2), and the Receive Information Register (RIR). When a particular event has occurred (or is occurring), the appropriate bit in one of these three registers will be set to a 1. All of the bits in these registers operate in a latched fashion. This means that if an event occurs and a bit is set to a 1 in any of the registers, it will remain set until the user reads that bit. The bit will be cleared when it is read and it will not be set again until the event has occurred again (or in the case of RLOS, if loss of sync is still present).

The user will always precede a read of these registers with a write. The byte written to the register will inform the DS2141A which bits the user wishes to read and have cleared. The user will write a byte to one of these three registers, with a 1 in the bit positions he or she wishes to read and a 0 in the bit positions he or she does not wish to obtain the latest information on. When a 1 is written to a bit location, the read register will be updated with current value and it will be cleared. When a 0 is written to a bit position, the read register will not be updated and the previous value will be held. A write to the status and information registers will be immediately followed by a read of the same register. The read result should be logically AND'ed with the mask byte that was just written and this value should be written back into the same register to insure that the bit does indeed clear. This second write is necessary because the alarms and events in the status registers occur asynchronously in respect to their access via the parallel port. This scheme allows an external microcontroller or microprocessor to individually poll certain bits without disturbing the other bits in the register. This operation is key in controlling the DS2141A with higher-order software languages.

The SR1 and SR2 registers have the unique ability to initiate a hardware interrupt via the INT1 and INT2 pins respectively. Each of the alarms and events in the SR1 and SR2 can be either masked or unmasked from the interrupt pins via the Interrupt Mask Register 1 (IMR1) and Interrupt Mask Register 2 (IMR2) respectively.

# RIR: RECEIVE INFORMATION REGISTER (22h)

| (MSB) | (LSB) |      |      |      |      |      |     |  |
|-------|-------|------|------|------|------|------|-----|--|
| COFA  | 8ZD   | 16ZD | RESF | RESE | SEFE | B8ZS | FBE |  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                     |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| COFA   | RIR.7    | <b>Change of Frame Alignment.</b> Set when the last resync resulted in a change of frame or multiframe alignment.                                        |
| 8ZD    | RIR.6    | <b>Eight Zero Detect.</b> Set when a string of eight consecutive 0s has been received at RPOS and RNEG.                                                  |
| 16ZD   | RIR.5    | <b>Sixteen Zero Detect.</b> Set when a string of 16 consecutive 0s has been received at RPOS and RNEG.                                                   |
| RESF   | RIR.4    | <b>Receive Elastic Store Full.</b> Set when the elastic store buffer fills and a frame is deleted.                                                       |
| RESE   | RIR.3    | <b>Receive Elastic Store Empty.</b> Set when the elastic store buffer empties and a frame is repeated.                                                   |
| SEFE   | RIR.2    | <b>Severely Errored Framing Event.</b> Set when 2 out of 6 framing bits are received in error.                                                           |
| B8ZS   | RIR.1    | <b>B8ZS Code Word Detect.</b> Set when a B8ZS code word is detected at RPOS and RNEG independent of whether the B8ZS mode is selected or not via CCR2.2. |
| FBE    | RIR.0    | <b>Frame Bit Error.</b> Set when a Ft (D4) or FPS (ESF) framing bit is received in error.                                                                |

Note: If the transmit elastic store slips, both RIR.4 and RIR.3 will be set.

#### SR1: STATUS REGISTER 1 (20h)

| (MSB) |     |      |      |     |      |     | (LSB) |
|-------|-----|------|------|-----|------|-----|-------|
| LUP   | LDN | LOTC | SLIP | RBL | RYEL | RCL | RLOS  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                     |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LUP    | SR1.7    | <b>Loop Up Code Detected.</b> Set when the repeating00001 loop up code is being received.                                                                                |
| LDN    | SR1.6    | <b>Loop Down Code Detected.</b> Set when the repeating001 loop down code is being received.                                                                              |
| LOTC   | SR1.5    | <b>Loss of Transmit Clock.</b> Set when the TCLK pin has not transitioned for one channel time (or 5.2 µs). Will force pin-34 high if enabled via CCR1.6. Based on RCLK. |
| SLIP   | SR1.4    | <b>Elastic Store Slip Occurrence.</b> Set when the elastic store has either repeated or deleted a frame of data.                                                         |
| RBL    | SR1.3    | <b>Receive Blue Alarm.</b> Set when an all 1's code is received at RPOS and RNEG.                                                                                        |
| RYEL   | SR1.2    | <b>Receive Yellow Alarm.</b> Set when a yellow alarm is received at RPOS and RNEG.                                                                                       |
| RCL    | SR1.1    | <b>Receive Carrier Loss.</b> Set when 192 consecutive 0s have been detected at RPOS and RNEG.                                                                            |
| RLOS   | SR1.0    | <b>Receive Loss of Sync.</b> Set when the device is not synchronized to the receive T1 stream.                                                                           |

#### LOOP UP/DOWN CODE DETECTION

Bits SR1.7 and SR1.6 will indicate when either the standard "loop up" or "loop down" codes are being received by the DS2141A. When a loop up code has been received for 5 seconds, the CPE is expected to loop the recovered data (without correcting BPVs) back to the source. The loop down code indicates that the loopback should be discontinued. See the AT&T publication TR 62411 for more details. The DS2141A will detect the loop up/down codes in both framed and unframed circumstances with bit error rates as high as 10-2. The loop code detector has a nominal integration period of 48 ms. Hence, after about 48 ms of receiving either code, the proper status bit will be set to a 1. After this initial indication, it is recommended that the software poll the DS2141A every 100 ms to 500 ms until five seconds have elapsed to insure that the code is continuously present. Once five seconds have passed, the line interface should be taken into or out of loopback.

# SR2: STATUS REGISTER 2 (21h)

| (MSB) | (LSB) |     |      |      |       |     |      |  |
|-------|-------|-----|------|------|-------|-----|------|--|
| RMF   | TMF   | SEC | RFDL | TFDL | RMTCH | RAF | LORC |  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                  |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| RMF    | SR2.7    | Receive Multiframe. Set on receive multiframe boundaries.                                                                                             |
| TMF    | SR2.6    | Transmit Multiframe. Set on transmit multiframe boundaries.                                                                                           |
| SEC    | SR2.5    | <b>One Second Timer.</b> Set on increments of one second based on RCLK; will be set in increments of 999 ms, 999 ms, and 1002 ms every three seconds. |
| RFDL   | SR2.4    | <b>Receive FDL Buffer Full.</b> Set when the receive FDL buffer (RFDL) fills to capacity (8-bits).                                                    |
| TFDL   | SR2.3    | <b>Transmit FDL Buffer Empty.</b> Set when the transmit FDL buffer (TDFL) empties.                                                                    |
| RMTCH  | SR2.2    | <b>Receive FDL Match Occurrence.</b> Set when the RFDL matches either RFDLM1 or RFDLM2.                                                               |
| RAF    | SR2.1    | <b>Receive FDL Abort.</b> Set when eight consecutive 1's are received in the FDL.                                                                     |
| LORC   | SR2.0    | <b>Loss of Receive Clock.</b> Set when the RCLK pin has not transitioned for at least 2 $\mu$ s (3 $\mu$ s $\pm$ 1 $\mu$ s).                          |

# IMR1: INTERRUPT MASK REGISTER 1 (7Fh)

| (MSB) |     |      |      |     |      |     | (LSB) |
|-------|-----|------|------|-----|------|-----|-------|
| LUP   | LDN | LOTC | SLIP | RBL | RYEL | RCL | RLOS  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                    |
|--------|----------|-------------------------------------------------------------------------|
| LUP    | IMR1.7   | Loop Up Code Detected. 0=interrupt masked. 1=interrupt enabled.         |
| LDN    | IMR1.6   | Loop Down Code Detected. 0=interrupt masked. 1=interrupt enabled.       |
| LOTC   | IMR1.5   | Loss of Transmit Clock. 0=interrupt masked. 1=interrupt enabled.        |
| SLIP   | IMR1.4   | Elastic Store Slip Occurrence. 0=interrupt masked. 1=interrupt enabled. |
| RBL    | IMR1.3   | Receive Blue Alarm. 0=interrupt masked. 1=interrupt enabled.            |
| RYEL   | IMR1.2   | Receive Yellow Alarm. 0=interrupt masked. 1=interrupt enabled.          |
| RCL    | IMR1.1   | Receive Carrier Loss. 0=interrupt masked. 1=interrupt enabled.          |
| RLOS   | IMR1.0   | Receive Loss of Sync. 0=interrupt masked. 1=interrupt enabled.          |

# IMR2: INTERRUPT MASK REGISTER 2 (6Fh)

| (MSB) |     |     |      |      |       |     | (LSB) |
|-------|-----|-----|------|------|-------|-----|-------|
| RMF   | TMF | SEC | RFDL | TFDL | RMTCH | RAF | LORC  |

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                   |
|--------|----------|------------------------------------------------------------------------|
| RMF    | IMR2.7   | Receive Multiframe. 0=interrupt masked. 1=interrupt enabled.           |
| TMF    | IMR2.6   | Transmit Multiframe. 0=interrupt masked. 1=interrupt enabled.          |
| SEC    | IMR2.5   | One Second Timer. 0=interrupt masked. 1=interrupt enabled.             |
| RFDL   | IMR2.4   | Receive FDL Buffer Full. 0=interrupt masked. 1=interrupt enabled.      |
| TFDL   | IMR2.3   | Transmit FDL Buffer Empty. 0=interrupt masked. 1=interrupt enabled.    |
| RMTCH  | IMR2.2   | Receive FDL Match Occurrence. 0=interrupt masked. 1=interrupt enabled. |
| RAF    | IMR2.1   | Receive FDL Abort. 0=interrupt masked. 1=interrupt enabled.            |
| LORC   | IMR2.0   | Loss of Receive Clock. 0=interrupt masked. 1=interrupt enabled.        |

#### **5.0 ERROR COUNT REGISTERS**

There is a set of three counters in the DS2141A that record bipolar violations, errors in the CRC6 code words, and frame bit errors. Each of these three counters is automatically updated on 1-second boundaries as determined by the 1-second timer in Status Register 2 (SR2.5). Hence, these registers contain performance data from the previous second. The user can use the interrupt from the 1-second timer to determine when to read these registers. The user has a full second to read the counters before the data is lost.

# BPVCR1: BIPOLAR VIOLATION COUNT REGISTER 1 (23h) BPVCR2: BIPOLAR VIOLATION COUNT REGISTER 2 (24h)

| (MSB) |      |      |      |      |      |     | (LSB) |        |
|-------|------|------|------|------|------|-----|-------|--------|
| BV15  | BV14 | BV13 | BV12 | BV11 | BV10 | BV9 | BV8   | BPVCR1 |
| BV7   | BV6  | BV5  | BV4  | BV3  | BV2  | BV1 | BV0   | BPVCR2 |

| SYMBOL | POSITION | NAME AND DESCRIPTION                |
|--------|----------|-------------------------------------|
| BV15   | BPVCR1.7 | MSB of the bipolar violation count. |
| BV0    | BPVCR2.0 | LSB of the bipolar violation count. |

Bipolar Violation Count Register 1 (BPVCR1) is the most significant word and BPVCR2 is the least significant word of a 16-bit counter that records bipolar violations (BPVs). If the B8ZS mode is set for the receive side via CCR2.2, then B8ZS code words are not counted. This counter increments at all times and is not disabled by loss of sync conditions. The counter saturates at 65,535 and will not roll over. If the DS2141A is programmed to record ESF error events (RCR2.0=1), then the BPVCR will increment for each ESF multiframe that contains either an error in the CRC6 word or an out-of-frame occurrence (loss of sync).

#### CRCCR1: CRC6 COUNT REGISTER 1 (25h) CRCCR2: CRC6 COUNT REGISTER 2 (26h)

| (MSB) |      |      |      |      |      |      | (LSB) | _      |
|-------|------|------|------|------|------|------|-------|--------|
| CRC7  | CRC6 | CRC5 | CRC4 | CRC3 | CRC2 | CRC1 | CRC0  | CRCCR1 |
| CRC7  | CRC6 | CRC5 | CRC4 | CRC3 | CRC2 | CRC1 | CRC0  | CRCCR2 |

| SYMBOL | <b>POSITION</b> | NAME AND DESCRIPTION   |  |  |  |  |
|--------|-----------------|------------------------|--|--|--|--|
| CRC7   | CRCCR1.7        | MSB of the CRC6 count. |  |  |  |  |
| CRC0   | CRCCR2.0        | LSB of the CRC6 count. |  |  |  |  |

CRC6 Count Register 1 (CRCCR1) is the most significant word and CRCCR2 is the least significant word of a 16-bit counter that records word errors in the Cyclic Redundancy Check 6 (CRC6) when the DS2141A is operated in the ESF framing mode (CCR2.3 = 1). This counter saturates at 65,535 and will not roll over. The counter is disabled during loss of sync conditions.

#### **FECR: FRAME ERROR COUNT REGISTER (27h)**

| (MSB) |     |     |     |     |     |     | (LSB) |
|-------|-----|-----|-----|-----|-----|-----|-------|
| FE7   | FE6 | FE5 | FE4 | FE3 | FE2 | FE1 | FE0   |

#### SYMBOL POSITION NAME AND DESCRIPTION

FE7 FECR.7 MSB of the Frame Error count.

FEO FECR.0 LSB of the Frame Error count.

The Frame Error Count Register (FECR) is a 8-bit counter that records either errors in the framing pattern. The FECR will count individual bit errors in the ESF framing pattern (...001011...) if the device is set into the ESF framing mode (CCR2.3 = 1) and it will count individual bit errors in the Ft framing pattern (...101010...) in the D4 framing mode (CCR2.3 = 0). If RCR2.1=1, then the FECR will also record individual bit errors in the Fs framing pattern (...001110...) when it is in the D4 framing mode. This counter saturates at 255 and will not roll over. The counter is disabled during loss of sync conditions.

#### 6.0 FDL/FS EXTRACTION AND INSERTION

The DS2141A has the ability to extract/insert data from/into the Facility Data Link (FDL) in the ESF framing mode and from/into Fs-bit position in the D4 framing mode. Since SLC-96 utilizes the Fs-bit position, this capability can also be used in SLC-96 applications. The operation of the receive and transmit sections will be discussed separately.

#### 6.1 Receive Section

In the receive section, the recovered FDL bits or Fs bits are shifted bit-by-bit into the Receive FDL register (RFDL). Since the RFDL is 8 bits in length, it will fill up every 2 ms (8 x 250  $\mu$ s). The DS2141A will signal an external microcontroller that the buffer has filled via the SR2.4 bit. If enabled via IMR2.4, the INT2 pin will toggle low indicating that the buffer has filled and needs to be read. The user has 2 ms to read this data before it is lost. If the byte in the RFDL matches either of the bytes programmed into the RFDLM1 or RFDLM2 registers, then the SR2.2 bit will be set to a 1 and the INT2 pin will toggled low if enabled via IMR2.2. This feature allows an external microcontroller to ignore the FDL or Fs pattern until an important event occurs.

The DS2141A also contains a 0 destuffer which is controlled via the CCR2.0 bit. In both ANSI T1.403 and TR54016, communications on the FDL follow a subset of a LAPD protocol. The LAPD protocol states that no more than five 1's should be transmitted in a row so that the data does not resemble an opening or closing flag (01111110) or an abort signal (11111111). If enabled via CCR2.0, the DS2141A will automatically look for five 1's in a row, followed by a 0. If it finds such a pattern, it will automatically remove the 0. If the 0 destuffer sees six or more 1's in a row followed by a 0, the 0 is not removed. The CCR2.0 bit should always be set to a 1 when the DS2141A is extracting the FDL. More on how to use the DS2141A in FDL applications is covered in a separate Application Note.

#### RFDL: RECEIVE FDL REGISTER (28h)

| (MSB) |       |       |       |       |       |       | (LSB) |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RFDL7 | RFDL6 | RFDL5 | RFDL4 | RFDL3 | RFDL2 | RFDL1 | RFDL0 |

# RFDL7 RFDL.7 MSB of the Received FDL Code. RFDL0 RFDL.0 LSB of the Received FDL Code.

The Receive FDL Register (RFDL) reports the incoming Facility Data Link (FDL) or the incoming Fsbits. The LSB is received first.

# RFDLM1: RECEIVE FDL MATCH REGISTER 1 (29h) RFDLM2: RECEIVE FDL MATCH REGISTER 2 (2Ah)

| (MSB) |       |       |       |       |       |       | (LSB) |  |
|-------|-------|-------|-------|-------|-------|-------|-------|--|
| RFDL7 | RFDL6 | RFDL5 | RFDL4 | RFDL3 | RFDL2 | RFDL1 | RFDL0 |  |

| SYMBOL | POSITION | NAME AND DESCRIPTION       |
|--------|----------|----------------------------|
| RFDL7  | RFDL.7   | MSB of the FDL Match Code. |
| RFDL0  | RFDL.0   | LSB of the FDL Match Code. |

When the byte in the Receive FDL Register matches either of the two Receive FDL Match Registers (RFDLM1/RFDLM2), RSR2.2 will be set to a 1 and the INT2 will go active if enabled via IMR2.2.

#### 6.2 Transmit Section

The transmit section will shift out either the FDL (in the ESF framing mode) or the Fs-bits (in the D4 framing mode) contained in the Transmit FDL register (TFDL) into the T1 data stream. When a new value is written to the TFDL, it will be multiplexed serially (LSB first) into the proper position in the outgoing T1 data stream. After the full 8 bits have been shifted out, the DS2141A will signal the host microcontroller that the buffer is empty and that more data is needed by setting the SR2.3 bit to a 1. The INT2 will also toggle low if enabled via IMR2.3. The user has 2 ms (1.5 ms in SLC-96 applications) to update the TFDL with a new value. If the TFDL is not updated, the old value in the TFDL will be transmitted once again.

The DS2141A also contains a 0 stuffer which is controlled via the CCR2.4 bit. In both ANSI T1.403 and TR54016, communications on the FDL follows a subset of a LAPD protocol. The LAPD protocol states that no more than five 1's should be transmitted in a row so that the data does not resemble an opening or closing flag (01111110) or an abort signal (11111111). If enabled via CCR2.4, the DS2141A will automatically look for five 1's in a row. If it finds such a pattern, it will automatically insert a 0 after the five 1's. The CCR2.0 bit should always be set to a 1 when the DS2141A is inserting the FDL. More on how to use the DS2141A in FDL applications is covered in a separate Application Note.

#### **TFDL: TRANSMIT FDL REGISTER (7Eh)**

| (MSB) |       |       |       |       |       |       | (LSB) |
|-------|-------|-------|-------|-------|-------|-------|-------|
| TFDL7 | TFDL6 | TFDL5 | TFDL4 | TFDL3 | TFDL2 | TFDL1 | TFDL0 |

| SYMBOL | POSITION | NAME AND DESCRIPTION                   |
|--------|----------|----------------------------------------|
| TFDL7  | TFDL.7   | MSB of the FDL code to be transmitted. |
| TFDI 0 | TFDL 0   | LSB of the FDL code to be transmitted  |

The Transmit FDL Register (TFDL) contains the Facility Data Link (FDL) information that is to be inserted on a byte basis into the outgoing T1 data stream. The LSB is transmitted first.

#### 7.0 SIGNALING OPERATION

The robbed bit signaling bits in embedded in the T1 stream can be extracted from the receive stream and inserted into the transmit stream by the DS2141A. There is a set of 12 registers for the receive side (RS1 to RS12) and 12 registers on the transmit side (TS1 to TS12). The signaling registers are detailed below. The CCR1.5 bit is used to control the robbed signaling bits as they appear at RSER. If CCR1.5 is set to 0, then the robbed signaling bits will appear at RSER in their proper position as they are received. If CCR1.5 is set to a 1, then the robbed signaling bit positions will be forced to a 1 at RSER.

#### RS1 TO RS12: RECEIVE SIGNALING REGISTERS (60h to 6Bh)

| (MSB) |       |       |       |       |       |       | (LSB) |           |
|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| A(8)  | A(7)  | A(6)  | A(5)  | A(4)  | A(3)  | A(2)  | A(1)  | RS1 (60)  |
| A(16) | A(15) | A(14) | A(13) | A(12) | A(11) | A(10) | A(9)  | RS2 (61)  |
| A(24) | A(23) | A(22) | A(21) | A(20) | A(19) | A(18) | A(17) | RS3 (62)  |
| B(8)  | B(7)  | B(6)  | B(5)  | B(4)  | B(3)  | B(2)  | B(1)  | RS4 (63)  |
| B(16) | B(15) | B(14) | B(13) | B(12) | B(11) | B(10) | B(9)  | RS5 (64)  |
| B(24) | B(23) | B(22) | B(21) | B(20) | B(19) | B(18) | B(17) | RS6 (65)  |
| C(8)  | C(7)  | C(6)  | C(5)  | C(4)  | C(3)  | C(2)  | C(1)  | RS7 (66)  |
| C(16) | C(15) | C(14) | C(13) | C(12) | C(11) | C(10) | C(9)  | RS8 (67)  |
| C(24) | C(23) | C(22) | C(21) | C(20) | C(19) | C(18) | C(17) | RS9 (68)  |
| D(8)  | D(7)  | D(6)  | D(5)  | D(4)  | D(3)  | D(2)  | D(1)  | RS10 (69) |
| D(16) | D(15) | D(14) | D(13) | D(12) | D(11) | D(10) | D(9)  | RS11 (6A) |
| D(24) | D(23) | D(22) | D(21) | D(20) | D(19) | D(18) | D(17) | RS12 (6B) |

| SYMBOL | POSITION | NAME AND DESCRIPTION           |
|--------|----------|--------------------------------|
| D(24)  | RS12.7   | Signaling Bit D in Channel 24. |
| A(1)   | RS1.0    | Signaling Bit A in Channel 1.  |

Each Receive Signaling Register (RS1 to RS12) reports the incoming robbed bit signaling from eight DS0 channels. In the ESF framing mode, there can be up to 4 signaling bits per channel (A, B, C, and D). In the D4 framing mode, there are only 2 framing bits per channel (A and B). In the D4 framing mode, the DS2141A will replace the C and D signaling bit positions with the A and B signaling bits from the previous multiframe. Hence, whether the DS2141A is operated in either framing mode, the user needs only to retrieve the signaling bits every 3 ms. The bits in the Receive Signaling Registers are updated on multiframe boundaries so the user can utilize the Receive Multiframe Interrupt in the Receive Status Register 2 (SR2.7) to know when to retrieve the signaling bits. The Receive Signaling Registers are frozen and not updated during a loss of sync condition (SR1.0=1). They will contain the most recent signaling information before the "OOF" occurred.

TS1 TO TS12: TRANSMIT SIGNALING REGISTERS (70h to 7Bh)

| (MSB) |       |       |       |       |       |       | (L2R) |           |
|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| A(8)  | A(7)  | A(6)  | A(5)  | A(4)  | A(3)  | A(2)  | A(1)  | TS1 (70)  |
| A(16) | A(15) | A(14) | A(13) | A(12) | A(11) | A(10) | A(9)  | TS2 (71)  |
| A(24) | A(23) | A(22) | A(21) | A(20) | A(19) | A(18) | A(17) | TS3 (72)  |
| B(8)  | B(7)  | B(6)  | B(5)  | B(4)  | B(3)  | B(2)  | B(1)  | TS4 (73)  |
| B(16) | B(15) | B(14) | B(13) | B(12) | B(11) | B(10) | B(9)  | TS5 (74)  |
| B(24) | B(23) | B(22) | B(21) | B(20) | B(19) | B(18) | B(17) | TS6 (75)  |
| C(8)  | C(7)  | C(6)  | C(5)  | C(4)  | C(3)  | C(2)  | C(1)  | TS7 (76)  |
| C(16) | C(15) | C(14) | C(13) | C(12) | C(11) | C(10) | C(9)  | TS8 (77)  |
| C(24) | C(23) | C(22) | C(21) | C(20) | C(19) | C(18) | C(17) | TS9 (78)  |
| D(8)  | D(7)  | D(6)  | D(5)  | D(4)  | D(3)  | D(2)  | D(1)  | TS10 (79) |
| D(16) | D(15) | D(14) | D(13) | D(12) | D(11) | D(10) | D(9)  | TS11 (7A) |
| D(24) | D(23) | D(22) | D(21) | D(20) | D(19) | D(18) | D(17) | TS12 (7B) |

| SYMBOL | POSITION | NAME AND DESCRIPTION           |
|--------|----------|--------------------------------|
| D(24)  | TS12.7   | Signaling Bit D in Channel 24. |
| A(1)   | TS1.0    | Signaling Bit A in Channel 1.  |

Each Transmit Signaling Register (TS1 to TS12) contains the Robbed Bit signaling for eight DS0 channels that will be inserted into the outgoing stream if enabled to do so via TCR1.4. In the ESF framing mode, there can be up to 4 signaling bits per channel (A, B, C, and D). In the D4 framing mode, there are only 2 framing bits per channel (A and B). On multiframe boundaries, the DS2141A will load the values present in the Transmit Signaling Register into an outgoing signaling shift register that is internal to the device. The user can utilize the Transmit Multiframe Interrupt in Status Register 2 (SR2.6) to know when to update the signaling bits.

#### 8.0 SPECIAL TRANSMIT SIDE REGISTERS

There is a set of seven registers in the DS2141A that can be used to custom tailor the data that is to be transmitted onto the T1 line, on a channel by channel basis. Each of the 24 T1 channels can be either forced to be transparent or to have a user defined idle code inserted into them. Each of these special registers is defined below.

### TTR1/TTR2/TTR3: TRANSMIT TRANSPARENCY REGISTERS (39h to 3Bh)

| (MSB) |      |      |      |      |      |      | (LSB) |           |
|-------|------|------|------|------|------|------|-------|-----------|
| CH8   | CH7  | CH6  | CH5  | CH4  | CH3  | CH2  | CH1   | TTR1 (39) |
| CH16  | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9   | TTR2 (3A) |
| CH24  | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17  | TTR3 (3B) |

#### SYMBOL POSITION NAME AND DESCRIPTION

| CH24 | TTR3.7 | Transmit Transparency Registers.       |
|------|--------|----------------------------------------|
| CH1  | TTR1.0 | 0=this DS0 channel is not transparent. |
|      |        | 1=this DS0 channel is transparent.     |

Each of the bit positions in the Transmit Transparency Registers (TTR1/TTR2/TTR3) represents a DS0 channel in the outgoing frame. When these bits are set to a 1, the corresponding channel is transparent (or clear). If a DS0 is programmed to be clear, no robbed bit signaling will be inserted nor will the channel have bit 7 stuffing performed. However, in the D4 framing mode, bit 2 will be overwritten by a 0 when a Yellow Alarm is transmitted.

#### TIR1/TIR2/TIR3: TRANSMIT IDLE REGISTERS (3Ch to 3Eh)

| (MSB) |      |      |      |      |      |      | (LSB) |           |
|-------|------|------|------|------|------|------|-------|-----------|
| CH8   | CH7  | CH6  | CH5  | CH4  | CH3  | CH2  | CH1   | TIR1 (3C) |
| CH16  | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9   | TIR2 (3D) |
| CH24  | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17  | TIR3 (3E) |

#### SYMBOL POSITION NAME AND DESCRIPTION

| CH24  | TTR3.7 | Transmit Idle Registers.     |
|-------|--------|------------------------------|
| C1124 | 1113./ | I I Alisiiii Tuic Negisteis. |

0=do not insert the Idle Code into this DS0 channel.

CH1 TTR1.0 1=insert the Idle Code into this channel.

#### TIDR: TRANSMIT IDLE DEFINITION REGISTER (3Fh)

| (MSB) |       |       |       |       |       |       | (LSB) | _ |
|-------|-------|-------|-------|-------|-------|-------|-------|---|
| TIDR7 | TIDR6 | TIDR5 | TIDR4 | TIDR3 | TIDR2 | TIDR1 | TIDR0 |   |

MSB of the Idle Code.

# SYMBOL POSITION NAME AND DESCRIPTION

TIDR0 TIDR.0 LSB of the Idle Code.

TIDR.7

TIDR7

Each of the bit positions in the Transmit Idle Registers (TIR1/TIR2/TIR3) represents a DS0 channel in the outgoing frame. When these bits are set to a 1, the corresponding channel will transmit the Idle Code contained in the Transmit Idle Definition Register (TIDR). Robbed bit signaling and bit 7 stuffing will occur over the programmed Idle Code unless the DS0 channel is made transparent by the Transmit Transparency Registers.

#### 9.0 CLOCK BLOCKING REGISTERS

The Receive Channel Blocking Registers (RCBR1/RCBR2/RCBR3) and the Transmit Channel Blocking Registers (TCBR1/TCBR2/TCBR3) control the RCHBLK and TCHBLK pins respectively. The RCHBLK and TCHCLK pins are user-programmable outputs that can be forced either high or low during individual channels. These outputs can be used to block clocks to a USART or LAPD controller in Fractional T1, E1 to T1, or ISDN-PRI applications. When the appropriate bits are set to a 1, the RCHBLK and TCHCLK pins will be held high during the entire corresponding channel time. See the timing in Section 13 for an example.

#### RCBR1/RCBR2/RCBR3:

#### **RECEIVE CHANNEL BLOCKING REGISTERS (6Ch to 6Eh)**

| (MSB) |      |      | (LSB) |      |      |      |      |            |
|-------|------|------|-------|------|------|------|------|------------|
| CH8   | CH7  | CH6  | CH5   | CH4  | CH3  | CH2  | CH1  | RCBR1 (6C) |
| CH16  | CH15 | CH14 | CH13  | CH12 | CH11 | CH10 | CH9  | RCBR2 (6D) |
| CH24  | CH23 | CH22 | CH21  | CH20 | CH19 | CH18 | CH17 | RCBR3 (6E) |

#### SYMBOL POSITION NAME AND DESCRIPTION

CH24 RCBR3.7 Receive Channel Blocking Registers.

CH1 RCBR1.0 0=force the RCHBLK pin to remain low during this channel time.

1=force the RCHBLK pin high during this channel time.

#### TCBR1/TCBR2/TCBR3:

#### TRANSMIT CHANNEL BLOCKING REGISTERS (32h to 34h)

| (MSB) |      |      |      |      |      |      | (LSI | 3)         |
|-------|------|------|------|------|------|------|------|------------|
| CH8   | CH7  | CH6  | CH5  | CH4  | CH3  | CH2  | CH1  | TCBR1 (32) |
| CH16  | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9  | TCBR2 (33) |
| CH24  | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | TCBR3 (34) |

# SYMBOL POSITION NAME AND DESCRIPTION

CH24 RCBR3.7 Transmit Channel Blocking Registers.

CH1 RCBR1.0 0=force the TCHBLK pin to remain low during this channel time.

1=force the TCHBLK pin high during this channel time.

#### 10.0 ELASTIC STORES OPERATION

The DS2141A has two onboard two-frame (386 bits) elastic stores. These elastic stores have two main purposes. First, they can be used to rate convert the T1 data stream to 2.048 Mbps (or a multiple of 2.048 Mbps) which is the E1 rate. Secondly, they can be used to absorb the differences in frequency and phase between the T1 data stream and an asynchronous (i.e., not frequency locked) backplane clock. Both elastic stores contain full controlled slip capability which is necessary for this second purpose. The receive side elastic store can be enabled via CCR1.2 and the transmit side elastic store is enabled via CCR1.7.

#### 10.1 Receive Side

If the receive side elastic store is enabled (CCR1.2 = 1), then the user must provide either a 1.544 MHz (CCR1.3 = 0) or 2.048 MHz (CCR1.3 = 1) clock at the SYSCLK pin. The user has the option of either providing a frame sync at the RFSYNC pin (RCR2.3 = 1) or having the RFSYNC pin provide a pulse on

frame boundaries (RCR2.3 = 0). If the user wishes to obtain pulses at the frame boundary, then RCR2.4 must be set to 0; if the user wishes to have pulses occur at the multiframe boundary, then RCR2.4 must be set to 1. If the user selects to apply a 2.048 MHz clock to the SYSCLK pin, then the data output at RSER will be forced to all 1's every fourth channel and the F-bit will be deleted. Hence channels 1, 5, 9, 13, 17, 21, 25, and 29 (timeslots 0, 4, 8, 12, 16, 20, 24, and 28) will be forced to a 1. Also, in 2.048 MHz applications, the RCHBLK output will be forced high during the same channels as the RSER pin. See Section 13 for more details. This is useful in T1 to CEPT (E1) conversion applications. If the 386-bit elastic buffer either fills or empties, a controlled slip will occur. If the buffer empties, then a full frame of data (193 bits) will be repeated at RSER and the SR1.4 and RIR.3 bits will be set to a 1. If the buffer fills, then a full frame of data will be deleted and the SR1.4 and RIR.4 bits will be set to a 1.

#### 10.2 Transmit Side

The transmit side elastic store can only be used if the receive side elastic store is enabled. The operation of the transmit elastic store is very similar to the receive side; both have controlled slip operation and both can operate with either a 1.544 MHz or a 2.048 MHz SYSCLK. When the transmit elastic store is enabled, both the SYSCLK and RSYNC signals are shared by both the elastic stores. Hence, they will have the same backplane PCM frame and data structure. Controlled slips in the transmit elastic store are reported in by setting both RIR.3 and RIR.4.

#### 11.0 RECEIVE MARK REGISTERS

The DS2141A has the ability to replace the incoming data, on a channel-by-channel basis, with either an idle code (7F Hex) or the digital milliwatt code, which is an 8-byte repeating pattern that represents a 1 kHz sine wave (1E/0B/0B/1E/9E/8B/8B/9E). The RCR2.7-bit will determine which code is used. Each bit in the RMRs represents a particular channel. If a bit is set to a 1, then the receive data in that channel will be replaced with one of the two codes. If a bit is set to 0, no replacement occurs.

#### RMR1/RMR2/RMR3: RECEIVE MARK REGISTERS (2Dh to 2Fh)

| (MSB) |      |      |      |      |      |      | (LSB) | _         |
|-------|------|------|------|------|------|------|-------|-----------|
| CH8   | CH7  | CH6  | CH5  | CH4  | CH3  | CH2  | CH1   | RMR1 (2D) |
| CH16  | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9   | RMR2 (2E) |
| CH24  | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17  | RMR3 (2F) |

| SYMBOL      | POSITION         | NAME AND DESCRIPTION                                                                                                                                                                                    |
|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CH24<br>CH1 | RMR3.7<br>RMR1.0 | Receive Mark Registers. 0=do not affect the receive data associated with this channel. 1=replace the receive data associated with this channel with either the idle code or the digital milliwatt code. |

#### 12.0 LINE INTERFACE CONTROL FUNCTION

The DS2141A can control line interface units that contain serial ports. When Control Register Bytes 1 or 2 (CRB1, CRB2) are written to, the DS2141A will automatically write this data serially (LSB first) into the line interface by creating a chip select, serial clock and serial data via the LI\_CS, LI\_SCLK and LI SDI pins respectively. This control function is driven off of the RCLK; therefore RCLK must be present for proper operation. Registers CRB1 and CRB2 can only be written to, not read from. Writes to these registers must be at least 20 usec apart. See Section 13 for timing information.

CRB1: CONTROL REGISTER BYTE 1 (7Ch)
CRB2: CONTROL REGISTER BYTE 2 (7Dh)

| (MSB) |     |     |     |     |     |     | (LSB) | _         |
|-------|-----|-----|-----|-----|-----|-----|-------|-----------|
| CR7   | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0   | CRB1 (7C) |
| CR7   | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0   | CRB2 (7D) |

| SYMBOL | POSITION | NAME AND DESCRIPTION            |
|--------|----------|---------------------------------|
| CR0    | CRB1.0   | LSB of Control Register Byte 1. |
| CR7    | CRB2.7   | MSB of Control Register Byte 2. |

#### 13.0 TIMING DIAGRAMS

#### RECEIVE SIDE D4 TIMING



#### NOTES:

- 1. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is not enabled (RCR2.5=0).
- 2. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is enabled (RCR2.5=1).
- 3. RSYNC in the multiframe mode (RCR2.4=1).
- 4. RLINK data (S-bit) is updated 1 bit prior to even frames and held for two frames.

#### RECEIVE SIDE ESF TIMING



- 1. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is not enabled (RCR2.5=0).
- 2. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is enabled (RCR2.5=1).
- 3. RSYNC in the multiframe mode (RCR2.4=1).
- 4. ZBTSI mode disabled (RCR2.6=0).
- 5. RLINK data (FDL bits) is updated 1 bit time before odd frames and held for two frames.
- 6. ZBTSI mode is enabled (RCR2.6=1).
- 7. RLINK data (Z bits) is updated 1 bit time before odd frame and held for four frames.

#### 1.544 MHz BOUNDARY TIMING (WITH ELASTIC STORE(S) ENABLED)



#### **NOTES:**

- 1. RSYNC is in the output mode (RCR2.3=0).
- 2. RSYNC is in the input mode (RCR2.3=1).
- 3. RCHBLK is programmed to block channel 24.

#### 2.048 MHz BOUNDARY TIMING (WITH ELASTIC STORE(S) ENABLED)



- 1. RSER data in channels 1, 5, 9, 13, 17, 21, 25, and 29 are forced to 1; TSER data in these channels will be ignored.
- 2. RSYNC is in the output mode (RCR2.3=0).
- 3. RSYNC is in the input mode (RCR2.3=1).
- 4. RCHBLK is forced to 1 in the same channels as RSER (see Note 1).

#### RECEIVE SIDE BOUNDARY TIMING (WITH ELASTIC STORE(S) DISABLED)



#### **NOTES:**

- 1. There is a 13 RCLK delay from RPOS, RNEG to RSER.
- 2. RCHBLK is programmed to block Channel 24.

#### TRANSMIT SIDE D4 TIMING



- 1. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is not enabled (TCR2.4=0).
- 2. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is enabled (TCR2.4=1).
- 3. TSYNC in the multiframe mode (TCR2.3=1).
- 4. TLINK data (S-bit) is sampled during the F-bit position of even frames for insertion into the outgoing T1 stream when enabled via TCR1.2.

#### TRANSMIT SIDE ESF TIMING



- 1. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is not enabled (TCR2.4=0).
- 2. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is enabled (TCR2.4=1).
- 3. TSYNC in the multiframe mode (TCR2.4=1).
- 4. ZBTSI mode disabled (TCR2.5=0).
- 5. TLINK data (FDL bits) is sampled during the F-bit time of odd frame and inserted into the outgoing T1 stream if enabled via TCR1.2.
- 6. ZBTSI mode is enabled (TCR2.5=1).
- 7. TLINK data (Z bits) is sampled during the F-bit time of frame 1, 5, 9, 13, 17, and 21 and inserted into the outgoing stream if enabled via TCR1.2.

# TRANSMIT SIDE BOUNDARY TIMING (WITH ELASTIC STORE(S) DISABLED)



#### **NOTES:**

- 1. There is a 10 TCLK delay from TSER to TPOS, TNEG.
- 2. TSYNC is in the input mode (TCR2.2=0).
- 3. TSYNC is in the output mode (TCR2.2=1).
- 4. TCHBLK is programmed to block Channel 1.

#### LINE INTERFACE CONTROL TIMING



- 1. A write to CRB1 will cause the DS2141A to output this sequence.
- 2. A write to CRB2 will cause the DS2141A to output this sequence.
- 3. Timing numbers are based on RCLK=1.544 MHz with 50% duty cycle.

#### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground -1.0 V to +7.0 V Operating Temperature  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$  Storage Temperature  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  Soldering Temperature  $260^{\circ}\text{C}$  for 10 seconds

\* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

#### RECOMMENDED DC OPERATION CONDITIONS

(0°C to 70°C)

| PARAMETER | SYMBOL            | MIN  | TYP | MAX            | UNITS | NOTES |
|-----------|-------------------|------|-----|----------------|-------|-------|
| Logic 1   | $ m V_{IH}$       | 2.0  |     | $V_{DD} + 0.3$ | V     |       |
| Logic 0   | $V_{\mathrm{IL}}$ | -0.3 |     | +0.8           | V     |       |
| Supply    | $V_{DD}$          | 4.5  |     | 5.5            | V     |       |

#### **CAPACITANCE**

| PARAMETER          | SYMBOL    | MIN | TYP | MAX | UNITS | NOTES |
|--------------------|-----------|-----|-----|-----|-------|-------|
| Input Capacitance  | $C_{IN}$  |     | 5   |     | pF    |       |
| Output Capacitance | $C_{OUT}$ |     | 7   |     | pF    |       |

#### **DC CHARACTERISTICS**

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{DD} = 5\text{V} + 10\%)$ 

| PARAMETER             | SYMBOL            | MIN  | TYP | MAX  | UNITS | NOTES |
|-----------------------|-------------------|------|-----|------|-------|-------|
| Supply Current        | $I_{DD}$          |      | 10  |      | mA    | 1     |
| Input Leakage         | $I_{\mathrm{IL}}$ | -1.0 |     | +1.0 | μA    | 2     |
| Output Leakage        | $I_{LO}$          |      |     | 1.0  | μΑ    | 3     |
| Output Current (2.4V) | $I_{OH}$          | -1.0 |     |      | mA    |       |
| Output Current (0.4V) | $I_{OL}$          | +4.0 |     |      | mA    |       |

- 1.  $RCLK = TCLK = 1.544 \text{ MHz}; V_{DD} = 5.5 \text{ V}.$
- 2.  $0.0V < V_{IN} < V_{DD}$ .
- 3. Applies to  $\overline{INT1}$  and  $\overline{INT2}$  when 3-stated.

**AC CHARACTERISTICS - PARALLEL PORT** (0°C to 70°C;  $V_{DD} = 5V + 10\%$ )

| PARAMETER PARAMETER                   | SYMBOL                | MIN | TYP | MAX    | UNITS | NOTES  |
|---------------------------------------|-----------------------|-----|-----|--------|-------|--------|
| Cycle Time                            | t <sub>CYC</sub>      | 250 | 111 | 171111 | ns    | 1,0125 |
| Pulse Width, DS Low or RD High        | $PW_{EL}$             | 150 |     |        | ns    |        |
| Pulse Width, DS High or RD Low        | $PW_{EH}$             | 100 |     |        | ns    |        |
| Input Rise/Fall Times                 | $t_{\rm R},t_{\rm F}$ |     |     | 30     | ns    |        |
| $R/\overline{W}$ Hold Time            | $t_{RWH}$             | 10  |     |        | ns    |        |
| R/W Setup Time Before DS High         | $t_{RWS}$             | 50  |     |        | ns    |        |
| CS Setup Time Before DS, WR or RD     | $t_{CS}$              | 20  |     |        | ns    |        |
| active                                |                       |     |     |        |       |        |
| CS Hold Time                          | $t_{CH}$              | 0   |     |        | ns    |        |
| Read Data Hold Time                   | t <sub>DHR</sub>      | 10  |     | 50     | ns    |        |
| Write Data Hold Time                  | $t_{ m DHW}$          | 0   |     |        | ns    |        |
| Muxed Address Valid to AS or ALE Fall | $t_{ m ASL}$          | 20  |     |        | ns    |        |
| Muxed Address Hold Time               | $t_{ m AHL}$          | 10  |     |        | ns    |        |
| Delay Time, DS, WR or RD to AS or ALE | $t_{ m ASD}$          | 25  |     |        | ns    |        |
| Rise                                  |                       |     |     |        |       |        |
| Pulse Width AS or ALE High            | $PW_{ASH}$            | 40  |     |        | ns    |        |
| Delay Time, AS or ALE to DS, WR or RD | t <sub>ASED</sub>     | 20  |     |        | ns    |        |
| Output Data Delay Time from DS or RD  | t <sub>DDR</sub>      | 20  |     | 100    | ns    |        |
| Data Setup Time                       | $t_{ m DSW}$          | 80  |     |        | ns    |        |

#### **INTEL READ AC TIMING**



#### **INTEL WRITE AC TIMING**



#### **MOTOROLA AC TIMING**



| <b>AC CHARACTERISTICS - RECEIV</b> | E SIDE                | SIDE $(0^{\circ}\text{C to } 70^{\circ}\text{C}; V_{DD} = 5\text{V} \pm 10\%)$ |     |                    |       |       |  |  |
|------------------------------------|-----------------------|--------------------------------------------------------------------------------|-----|--------------------|-------|-------|--|--|
| PARAMETER                          | SYMBOL                | MIN                                                                            | TYP | MAX                | UNITS | NOTES |  |  |
| RCLK and SYSCLK Period             | $t_{\mathrm{P}}$      |                                                                                | 648 |                    | ns    |       |  |  |
| RCLK and SYSCLK Pulse Width        | $t_{CH}$              | 50                                                                             |     |                    | ns    |       |  |  |
|                                    | $t_{\mathrm{CL}}$     | 50                                                                             |     |                    | ns    |       |  |  |
| RPOS, RNEG, Setup to RCLK Falling  | $t_{ m SU}$           | 25                                                                             |     |                    | ns    |       |  |  |
| RPOS, RNEG, Hold from RCLK Falling | $t_{ m HD}$           | 25                                                                             |     |                    | ns    |       |  |  |
| RCLK Rise/Fall Times               | $t_{\rm R},t_{\rm F}$ |                                                                                |     | 25                 | ns    |       |  |  |
| Data Delay                         | $t_{ m DD}$           |                                                                                |     | 120                | ns    |       |  |  |
| RSYNC Setup to SYSCLK Falling      | $t_{ m SU}$           | 25                                                                             |     | t <sub>CH</sub> -5 | ns    |       |  |  |
| RSYNC Pulse Width                  | $t_{\mathrm{PW}}$     | 50                                                                             |     |                    | ns    |       |  |  |

#### **RECEIVE SIDE AC TIMING**



- 1. RSYNC is in the output mode (RCR2.3=0).
- 2. RSYNC is in the input mode (RCR2.3=1).

ns

| <b>AC CHARACTERISTICS - TRANSM</b> | IIT SIDE    | (0° | C to 7 | ′0°C; | $I_{DD} = 5V$ | + 10%) |
|------------------------------------|-------------|-----|--------|-------|---------------|--------|
| PARAMETER                          | SYMBOL      | MIN | TYP    | MAX   | UNITS         | NOTES  |
| TCLK Period                        | $t_{P}$     |     | 648    |       | ns            |        |
| TCLK Pulse Width                   | $t_{ m CH}$ | 50  |        |       | ns            |        |
|                                    | $t_{ m CL}$ | 50  |        |       | ns            |        |
| TSER, TSYNC, TLINK Setup to TCLK   | $t_{ m SU}$ | 25  |        |       | ns            |        |
| Falling                            |             |     |        |       |               |        |
| TSER, TLINK Hold from TCLK Falling | $t_{ m HD}$ | 25  |        |       | ns            |        |
| TCLK Rise/Fall Times               | $t_R, t_F$  |     |        | 25    | ns            |        |
| Data Delay                         | $t_{ m DD}$ |     |        | 75    | ns            |        |

 $t_{PW}$ 

50

#### TRANSMIT SIDE AC TIMING

TSYNC Pulse Width



- 1. TSYNC is in the output mode (TCR2.2=1).
- 2. TSYNC is in the input mode (TCR2.2=0).

# DS2141A T1 CONTROLLER (600-MIL) 40-PIN DIP



|     | INCHES |       |
|-----|--------|-------|
| DIM | MIN    | MAX   |
| Α   | 2.040  | 2.070 |
| В   | 0.530  | 0.560 |
| C   | 0.145  | 0.155 |
| D   | 0.600  | 0.625 |
| Е   | 0.015  | 0.040 |
| F   | 0.120  | 0.140 |
| G   | 0.090  | 0.110 |
| Н   | 0.625  | 0.675 |
| J   | 0.008  | 0.012 |
| K   | 0.015  | 0.022 |

## **DS2141AQ T1 CONTROLLER 44-PIN PLCC**



NOTE1: PIN 1 IDENTIFIER TO BE LOCATED IN ZONE INDICATED.

|            | INCHES    |       |
|------------|-----------|-------|
| DIM        | MIN       | MAX   |
| Α          | 0.165     | 0.180 |
| <b>A</b> 1 | 0.090     | 0.120 |
| A2         | 0.020     | -     |
| В          | 0.026     | 0.033 |
| B1         | 0.013     | 0.021 |
| С          | 0.009     | 0.012 |
| CH1        | 0.042     | 0.048 |
| D          | 0.685     | 0.695 |
| D1         | 0.650     | 0.656 |
| D2         | 0.590     | 0.630 |
| Е          | 0.685     | 0.695 |
| E1         | 0.650     | 0.656 |
| E2         | 0.590     | 0.630 |
| e1         | 0.050 BSC |       |
| N          | 44        | -     |